|      |                            | Paper / Subject Code: 32122 / Computer Organization & Architecture                                                                                                                                                                                                                           | Dec 20       |
|------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 7 2  | E                          | Scm V C Scheme (R 2019) "ECS"                                                                                                                                                                                                                                                                |              |
| Time | 3 H                        | ours Harris                                                                                                                                                                                                                                                                                  |              |
| N.B. | (2)                        | Question No. 1 is Compulsory. Attempt any three questions out of the remaining five. Each question carries 20 marks and sub-question carry equal marks. Assume suitable data if required.                                                                                                    |              |
| 1.   |                            | Attempt any FOUR                                                                                                                                                                                                                                                                             | (20)         |
|      | a)<br>b)<br>c)<br>d)<br>e) | Define MIPS, CPI and MFLOPS. Why does a superscalar processor use dynamic branch prediction? Justify. Draw and explain a typical Instruction Cycle in a processor. Compare CPU and GPU. Why is there a need for communication between two processes? Also write techniques to implement IPC. | (20)         |
| 2,   | (a)<br>(b)                 | Compare RISC and CISC architectures.  Explain Pre-emptive and Non-pre emptive scheduling. Give an example of each type.                                                                                                                                                                      | (10)<br>(10) |
| 3.   | (a)                        | Explain FIFO page replacement algorithm. Find out Miss ratio, Hit ratio for the following string using FIFO method.  (Consider page frame size = 3)                                                                                                                                          | (10)         |
|      | (b)                        | Explain various pipeline hazards. Explain the performance metrics for instruction pipelines.                                                                                                                                                                                                 | (10)         |
| 4.   | (a)                        | Explain FCFS scheduling. For the given FCFS scheduling, calculate the average waiting time and average turnaround time.                                                                                                                                                                      | (10)         |
|      | (b)                        | Process Id Arrival Time Burst Time P1 0 2 P2 3 1 P3 5 6  Consider a fully associative reserved.                                                                                                                                                                                              |              |
|      |                            | 256 bytes. The size of main memory is 128 KB. Find the number of bits in tag.                                                                                                                                                                                                                | (10)         |
| 5    | (a)                        | Describe File organization and access.                                                                                                                                                                                                                                                       |              |
|      | (b)                        | Explain in detail Hardwired control unit, Discuss any one method to implement it.                                                                                                                                                                                                            | (10)<br>(10) |
| 6.   | (a)                        | List the difference between deadlock avoidance and prevention? Explain one deadlock prevention method.                                                                                                                                                                                       | (10)         |
|      | (b)                        | Explain Multi-core processor architecture.                                                                                                                                                                                                                                                   | (10)         |
|      |                            | *******                                                                                                                                                                                                                                                                                      | (10)         |